Texas instruments incorporated (20240411473). MATRIX ACCELERATOR SYSTEM AND METHOD
MATRIX ACCELERATOR SYSTEM AND METHOD
Organization Name
texas instruments incorporated
Inventor(s)
Arthur John Redfern of Plano TX (US)
Asheesh Bhardwaj of Allen TX (US)
MATRIX ACCELERATOR SYSTEM AND METHOD
This abstract first appeared for US patent application 20240411473 titled 'MATRIX ACCELERATOR SYSTEM AND METHOD
Original Abstract Submitted
a matrix transfer accelerator (mta) system/method that coordinates data transfers between an external data memory (edm) and a local data memory (ldm) using matrix tiling and/or grouping is disclosed. the system utilizes foreground/background buffering that overlaps compute and data transfer operations and permits edm-to-ldm data transfers with or without zero pad peripheral matrix filling. the system may incorporate an automated zero-fill direct memory access (dma) controller (zdc) that transfers data from the edm to the ldm based on a set of dma controller registers including data width register (dwr), transfer count register (tcr), fill count register (fcr), edm source address register (esr), and ldm target address register (ltr). the zdc transfers matrix data from the edm[esr] to the ldm[ltr] such that edm matrix data of dwr row data width is automatically zero-filled around a periphery of a matrix written to the ldm matrix based on the fcr value.