Jump to content

Micron technology, inc. (20250013376). POWER SAFETY CONFIGURATIONS FOR LOGICAL ADDRESS SPACE PARTITIONS

From WikiPatents

POWER SAFETY CONFIGURATIONS FOR LOGICAL ADDRESS SPACE PARTITIONS

Organization Name

micron technology, inc.

Inventor(s)

David Aaron Palmer of Boise ID US

POWER SAFETY CONFIGURATIONS FOR LOGICAL ADDRESS SPACE PARTITIONS

This abstract first appeared for US patent application 20250013376 titled 'POWER SAFETY CONFIGURATIONS FOR LOGICAL ADDRESS SPACE PARTITIONS

Original Abstract Submitted

a system includes a memory device, and a processing device, operatively coupled to the memory device, to perform operations including obtaining, from a host system, a power safety configuration for a partition, wherein the power safety configuration for the partition configures the memory device to implement power safe writing for the partition by operating in a first write mode utilizing single level cell (slc) caching, or to implement non-power safe writing for the partition by operating in a second write mode without utilizing slc caching, and configuring the memory device to operate in the first write mode or the second write mode based on the power safety configuration.

Cookies help us deliver our services. By using our services, you agree to our use of cookies.