18524529. Dummy Cell Designs for Nanosheet Devices (Apple Inc.)
Dummy Cell Designs for Nanosheet Devices
Organization Name
Inventor(s)
Praveen Raghavan of Cupertino CA US
Dummy Cell Designs for Nanosheet Devices
This abstract first appeared for US patent application 18524529 titled 'Dummy Cell Designs for Nanosheet Devices
Original Abstract Submitted
Various integrated circuit transistor device structures that implement nanosheet fin transistors are disclosed. Layouts for the transistor device structures include active cells with dummy cells positioned between active cells. The active cells and dummy cells may include nanosheet fin regions that have different widths. In certain instances, the transitions between different nanosheet fin regions widths (e.g., jogs in the widths) are positioned inside the dummy cells rather than at interfaces between the dummy cells and the active cells. Placing the jogs in widths inside the dummy cells reduces mechanical stresses between active cells and dummy cells and allows for design changes in the size of active transistors during a manufacturing process.