Category:Guilian Gao of San Jose CA (US)
Jump to navigation
Jump to search
Contents
Guilian Gao of San Jose CA (US)
Executive Summary
Guilian Gao of San Jose CA (US) is an inventor who has filed 7 patents. Their primary areas of innovation include SEMICONDUCTOR DEVICES NOT COVERED BY CLASS (4 patents), {Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected} (4 patents), SEMICONDUCTOR DEVICES NOT COVERED BY CLASS (4 patents), and they have worked with companies such as ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC. (7 patents). Their most frequent collaborators include (5 collaborations), (5 collaborations), (4 collaborations).
Patent Filing Activity
Technology Areas
List of Technology Areas
- H01L25/0657 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 4 patents
- H01L24/80 ({Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected}): 4 patents
- H01L2224/80896 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 4 patents
- H01L23/481 (Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements {; Selection of materials therefor}): 3 patents
- H01L23/5226 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 3 patents
- H01L24/09 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 3 patents
- H01L21/76898 ({formed through a semiconductor substrate}): 3 patents
- H01L2224/80895 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 3 patents
- H01L24/32 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L24/83 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L23/4824 (consisting of lead-in layers inseparably applied to the semiconductor body {(electrodes): 2 patents
- H01L21/76843 ({formed in openings in a dielectric}): 2 patents
- H01L21/76895 (Applying interconnections to be used for carrying current between separate components within a device {comprising conductors and dielectrics}): 2 patents
- H01L2225/06524 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L2225/06544 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L2224/08145 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L24/08 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L24/05 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L2224/05147 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L2224/08147 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 2 patents
- H01L21/561 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L23/3121 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L24/97 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2224/0401 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2924/3511 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2924/35121 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L22/34 ({Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line (switching, multiplexing, gating devices): 1 patents
- H01L21/7685 ({the layer covering a conductive structure (): 1 patents
- H01L21/76877 ({Thin films associated with contacts of capacitors}): 1 patents
- H01L23/53238 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L23/53266 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L23/5386 (the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates ({): 1 patents
- H01L24/03 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L24/06 ({of a plurality of bonding areas}): 1 patents
- H01L25/50 ({Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group): 1 patents
- H01L24/94 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2224/05181 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2224/05184 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2224/08146 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2224/08057 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L23/49811 ({Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads (): 1 patents
- H01L2224/05008 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
- H01L2924/14 (SEMICONDUCTOR DEVICES NOT COVERED BY CLASS): 1 patents
Companies
List of Companies
- ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC.: 7 patents
Collaborators
- Gaius Gillman Fountain, JR. of Youngsville NC (US) (5 collaborations)
- Laura Wills Mirkarimi of Sunol CA (US) (5 collaborations)
- Cyprian Emeka Uzoh of San Jose CA (US) (4 collaborations)
- Rajesh Katkar of Milpitas CA (US) (4 collaborations)
- Bongsub Lee of Santa Clara CA (US) (3 collaborations)
- Belgacem Haba of Saratoga CA (US) (3 collaborations)
- Thomas Workman of San Jose CA (US) (1 collaborations)
- Gabriel Z. Guevara of San Jose CA (US) (1 collaborations)
- Joy Watanabe of Campbell CA (US) (1 collaborations)
- Jeremy Alfred Theil of Mountain View CA (US) (1 collaborations)
Subcategories
This category has the following 9 subcategories, out of 9 total.
B
C
G
J
L
R
T
Pages in category "Guilian Gao of San Jose CA (US)"
This category contains only the following page.
Categories:
- Gaius Gillman Fountain, JR. of Youngsville NC (US)
- Laura Wills Mirkarimi of Sunol CA (US)
- Cyprian Emeka Uzoh of San Jose CA (US)
- Rajesh Katkar of Milpitas CA (US)
- Bongsub Lee of Santa Clara CA (US)
- Belgacem Haba of Saratoga CA (US)
- Thomas Workman of San Jose CA (US)
- Gabriel Z. Guevara of San Jose CA (US)
- Joy Watanabe of Campbell CA (US)
- Jeremy Alfred Theil of Mountain View CA (US)
- Guilian Gao of San Jose CA (US)
- Inventors
- Inventors filing patents with ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC.