18504353. APPARATUSES AND METHODS FOR SEPARATE WRITE ENABLE FOR SINGLE-PASS ACCESS OF DATA, METADATA, AND PARITY INFORMATION simplified abstract (Micron Technology, Inc.)

From WikiPatents
Jump to navigation Jump to search

APPARATUSES AND METHODS FOR SEPARATE WRITE ENABLE FOR SINGLE-PASS ACCESS OF DATA, METADATA, AND PARITY INFORMATION

Organization Name

Micron Technology, Inc.

Inventor(s)

Sujeet Ayyapureddi of Boise ID (US)

Scott E. Smith of Boise ID (US)

APPARATUSES AND METHODS FOR SEPARATE WRITE ENABLE FOR SINGLE-PASS ACCESS OF DATA, METADATA, AND PARITY INFORMATION - A simplified explanation of the abstract

This abstract first appeared for US patent application 18504353 titled 'APPARATUSES AND METHODS FOR SEPARATE WRITE ENABLE FOR SINGLE-PASS ACCESS OF DATA, METADATA, AND PARITY INFORMATION

Simplified Explanation

The patent application describes apparatuses, systems, and methods for separate write enable signals for data, metadata, and parity information in a memory array. Here are the key points:

  • Memory array divided into column planes and an extra column plane
  • Data and parity information stored in column planes, metadata in extra column plane
  • Extra column plane has separate write enable signals activating different portions of bit lines
  • Access operation involves providing column select signal and write enable signals to activate specific bit lines

Potential Applications

This technology could be applied in:

  • Memory systems
  • Data storage devices
  • Error correction systems

Problems Solved

This technology addresses issues such as:

  • Efficient storage of data, metadata, and parity information
  • Simplified access operations
  • Enhanced data integrity and reliability

Benefits

The benefits of this technology include:

  • Improved data organization
  • Enhanced data protection
  • Streamlined memory access

Potential Commercial Applications

This technology could be commercially benefit:

  • Data centers
  • Cloud storage providers
  • Consumer electronics manufacturers

Possible Prior Art

One possible prior art for this technology could be:

  • Memory systems with separate write enable signals for different types of information

Unanswered Questions

How does this technology impact power consumption in memory systems?

This article does not provide information on the power consumption implications of implementing separate write enable signals for data, metadata, and parity information in memory arrays.

What are the potential challenges in integrating this technology into existing memory systems?

The article does not address the potential challenges or obstacles that may arise when integrating this innovation into current memory systems.


Original Abstract Submitted

Apparatuses, systems, and methods for separate write enable signals for data, metadata, and parity information. A memory array is divided into column planes and an extra column plane. In some modes of the memory device, data and parity information is stored in the column planes and metadata is stored in the extra column plane. The extra column plane includes separate write enable signals (or separate states of a single signal) which activate different portions of the bit lines (e.g., even and odd bit lines). In an example access operation, a column select signal is provided to the extra column plane along with one or the other write enable signals such that fewer than all of the bit lines activated by the column select signal provide data.