Category:Yu Hsin Chen of Santa Clara CA (US)

From WikiPatents
Jump to navigation Jump to search

Yu Hsin Chen of Santa Clara CA (US)

Executive Summary

Yu Hsin Chen of Santa Clara CA (US) is an inventor who has filed 3 patents. Their primary areas of innovation include using burst mode transfer, e.g. direct memory access {DMA}, cycle steal ( (2 patents), Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition (1 patents), using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] (1 patents), and they have worked with companies such as Meta Platforms, Inc. (3 patents). Their most frequent collaborators include (3 collaborations), (2 collaborations), (2 collaborations).

Patent Filing Activity

Yu Hsin Chen of Santa Clara CA (US) Monthly Patent Applications.png

Technology Areas

Yu Hsin Chen of Santa Clara CA (US) Top Technology Areas.png

List of Technology Areas

  • G06F13/28 (using burst mode transfer, e.g. direct memory access {DMA}, cycle steal (): 2 patents
  • G06F17/16 (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition): 1 patents
  • G06F12/1027 (using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]): 1 patents
  • G06F2212/6022 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F13/4027 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents

Companies

Yu Hsin Chen of Santa Clara CA (US) Top Companies.png

List of Companies

  • Meta Platforms, Inc.: 3 patents

Collaborators

Subcategories

This category has the following 5 subcategories, out of 5 total.

Pages in category "Yu Hsin Chen of Santa Clara CA (US)"

This category contains only the following page.