18100614. Register Bank Architecture with Latches simplified abstract (Arm Limited)
Contents
Register Bank Architecture with Latches
Organization Name
Inventor(s)
Yannis Jallamion-grive of Mouans Sartoux (FR)
Mohammed Adnan Addou of Biot - Sophia Antipolis (FR)
Anil Kumar Baratam of Bangalore (IN)
Denil Das Kolady of Bangalore (IN)
Chandru Tavarekere Krishnegowda of Antibes (FR)
Yves Thomas Laplanche of Valbonne (FR)
Yannick Marc Nevers of Châteauneuf-Grasse (FR)
Register Bank Architecture with Latches - A simplified explanation of the abstract
This abstract first appeared for US patent application 18100614 titled 'Register Bank Architecture with Latches
The abstract describes a device with a memory architecture featuring a register bank and multiple latches. The latches include first latches that receive multi-bit data as input and provide it as output, as well as second latches that store the multi-bit data received from the first latches.
- The device has a memory architecture with a register bank and multiple latches.
- First latches receive multi-bit data as input and provide it as output.
- Second latches are coupled to the first latches to store the multi-bit data received from them.
Potential Applications: - This technology could be used in microprocessors, digital signal processors, or other integrated circuits where efficient memory storage and retrieval are crucial.
Problems Solved: - Provides a more efficient way to handle multi-bit data in memory architectures. - Enhances the performance and speed of data processing in electronic devices.
Benefits: - Improved data processing speed and efficiency. - Enhanced memory storage capabilities in electronic devices.
Commercial Applications: - This technology could be valuable in the development of faster and more efficient electronic devices, potentially impacting industries such as telecommunications, computing, and consumer electronics.
Questions about the technology: 1. How does this memory architecture compare to traditional memory storage systems?
- The technology offers improved efficiency and speed compared to traditional systems by utilizing multiple latches for data processing.
2. What are the potential limitations or drawbacks of implementing this memory architecture?
- Potential drawbacks could include increased complexity in design and potential challenges in integration with existing systems.
Original Abstract Submitted
Various implementations described herein are related to a device having a memory architecture with a register bank and multiple latches. The multiple latches may have first latches that receive multi-bit data as input and provide the multi-bit data as output, and multiple latches may have second latches coupled to the first latches so as to receive the multi-bit data from the first latches and then store the multi-bit data.
- Arm Limited
- Yannis Jallamion-grive of Mouans Sartoux (FR)
- Yunpeng Cai of Nice (FR)
- Mohammed Adnan Addou of Biot - Sophia Antipolis (FR)
- Anil Kumar Baratam of Bangalore (IN)
- Denil Das Kolady of Bangalore (IN)
- Chandru Tavarekere Krishnegowda of Antibes (FR)
- Jad Mohdad of Mougins (FR)
- Yves Thomas Laplanche of Valbonne (FR)
- Yannick Marc Nevers of Châteauneuf-Grasse (FR)
- G11C29/30
- G11C29/12
- CPC G11C29/30