Low Power Scheme for Power Down in Integrated Dual Rail SRAMs: abstract simplified (18328836)

From WikiPatents
Jump to navigation Jump to search
  • This abstract for appeared for patent application number 18328836 Titled 'Low Power Scheme for Power Down in Integrated Dual Rail SRAMs'

Simplified Explanation

The abstract describes a system and method for controlling the power down of a memory circuit. This system allows for the power rail for input and logic components to be powered down while keeping power to the memory cells. It includes two voltage rails, a clock generator, and a power detector. The power detector detects when the voltage on the power rail for input and logic components is below a certain threshold and generates a signal to disable the clock generator. This reduces dynamic power consumption by preventing unnecessary read/write cycles during power down.


Original Abstract Submitted

Systems and methods are provided for controlling power down of an integrated dual rail memory circuit. The power down system is configured to power down the power rail for input and logic components (VDD) while maintaining power to the power rail for the memory cells (VDDM). The power down system includes two voltage rails, a clock generator, and a power detector for detecting the power on VDD. The power detector generates an isolated power signal when voltage on VDD is below a voltage threshold. The isolated power signal is configured to disable the clock generator and thus reduce dynamic power as the read/write cycle is not triggered during power down.